

# 2×20W I<sup>2</sup>S Input, Inductor Free, Stereo Class D Amplifier

## FEATURE

- · Power supply: -PVDD: 4.5V - 16V; -DVDD: 3.3V
- Audio Performance
- -BTL, 2x20W (PVDD=14.5V,  $R_{\perp}$ =4 $\Omega$ ,
- THD+N=1%)
  - -PBTL, 24W (PVDD=15V, RL=4Ω, THD+N=1%) -THD+N=0.04% (PVDD=12V, R<sub>L</sub>=4Ω, Po=1W) -Noise: 110uV (Gain = 19dBV, A weighted)
- Low Quiescent Current
- -12mA at PVDD = 12V, no filter
- High efficiency in 1SPW mode (>90%)
- · Inductor-free Operation (Ferrite Bead) and EMC compliant for most cases
- Flexible Audio I/O
- I<sup>2</sup>S, LJ, RJ, TDM input
- 8, 16, 32, 44.1, 48, 88.2, 96, 192kHz Sample Rates
- General Operational Features
- Hardware or Software Control mode
- 4 Programmable I<sup>2</sup>C Addresses
- Spread Switching Frequency for Class D
- Robustness Features
- Clock Error, DC, Over Current, Overvoltage, Undervoltage, and Overtemperature Protection
- Packages: Pb-free Packages, QFN36L-6x6

## GENERAL DESCRIPTION

The HT660 is a stereo Class D audio amplifier with multiple audio format port (I<sup>2</sup>S, LJ, RJ, TDM). It supports a variety of audio clock configurations.

The outputs of the HT660 can be configured to drive two speakers in stereo BTL mode or mono PBTL mode.

The HT660 also includes hardware and software control modes, integrated digital clipper, and a wide power supply operating range to enable use in a multitude of applications.

Advanced EMI Suppression with Spread Spectrum Control enables the use of inexpensive ferrite bead filters while meeting EMC requirements for system cost reduction.

An optimal mix of thermal performance and device cost is provided in the 150-m $\Omega$  R<sub>DS(ON)</sub> of the output MOSFETs. Additionally, a thermally enhanced 36-Pin QFN provides excellent operation in the elevated ambient temperatures found in modern consumer electronic devices.

## APPLICATIONS

- Bluetooth/Wi-Fi Speakers
  Portable Speakers
- Smart speakers LCD TV/Monitor
- · Sound Bars, Docking stations, PC Audio



# **TYPICAL APPLICATION**



HT660 I<sup>2</sup>S Input Stereo Class D Amplifier

### TERMINAL CONFIGURATION



**Top View** 

# TERMINAL FUNCTION

|                      | 1         | MCLK 9           | '' <u>19</u> BSTRPR+                                                                                                                                           |  |  |  |
|----------------------|-----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                      |           |                  | 10 11 12 13 14 15 16 17 18                                                                                                                                     |  |  |  |
|                      |           |                  | SCLK<br>SDIN<br>LRCK<br>DGND<br>NC<br>AGND<br>PVDDR<br>PVDDR                                                                                                   |  |  |  |
|                      | 4         |                  | Top View                                                                                                                                                       |  |  |  |
| TERMIN               | AL FUNCTI | ON               |                                                                                                                                                                |  |  |  |
| Terminal<br>No.      | Name      | I/O <sup>1</sup> | Description                                                                                                                                                    |  |  |  |
| 1                    | \FAULT    | OD               | Speaker amplifier fault terminal, which is pulled LOW when an internal fault occurs, open-drain output.                                                        |  |  |  |
| 2                    | \SD       | Ι                | Places the speaker amplifier in shutdown mode while pulled low level.                                                                                          |  |  |  |
| 3                    | SDA       | Ι                | I <sup>2</sup> C data input pin.                                                                                                                               |  |  |  |
| 4                    | SCL       | Ι                | I <sup>2</sup> C clock input terminal.                                                                                                                         |  |  |  |
| 5                    | DVDD      | Р                | Power supply for the internal digital circuitry                                                                                                                |  |  |  |
| 6, 14, 31,<br>33, 35 | NC        | -                | Not connected inside the device (they be connected to ground for better<br>thermal performance; however, they can be used as routing channels if<br>required.) |  |  |  |
| 7                    | ADR0      | Ι                | Determine the I <sup>2</sup> C Address of the device                                                                                                           |  |  |  |
| 8                    | ADR1      | Ι                | Determine the I <sup>2</sup> C Address of the device                                                                                                           |  |  |  |
| 9                    | MCLK      | Ι                | Master Clock used for internal clock tree, sub-circuit/state machine, and<br>Serial Audio Port clocking                                                        |  |  |  |
| 10                   | SCLK      | Ι                | Bit clock for the digital signal that is active on the serial data port's input data line                                                                      |  |  |  |
| 11                   | SDIN      | Ι                | Data line to the serial data port                                                                                                                              |  |  |  |
| 12                   | LRCK      | Ι                | Word select clock for the digital signal that is active on the serial port's input data line                                                                   |  |  |  |
| 13                   | DGND      | G                | Ground for digital circuitry (NOTE: This pin should be connected to the system ground)                                                                         |  |  |  |
| 15                   | AGND      | G                | Ground for analog circuitry (NOTE: This pin should be connected to the system ground)                                                                          |  |  |  |

I: Input; O: Output; G: Ground; P: Power; BST: BOOT Strap; OD: Open drain 1.



| 16 | AVDD    | Р   | Power supply for internal analog circuitry                                                                                                                                                                                                                                   |  |
|----|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 17 | PVDDR   | Р   | Power Supply for internal power circuitry of Channel R                                                                                                                                                                                                                       |  |
| 18 | PVDDR   | Р   |                                                                                                                                                                                                                                                                              |  |
| 19 | BSBRPR+ | BST | Connection point for the OUTR+ bootstrap capacitor, which is used to create a power supply for the high-side gate drive for OUTR+                                                                                                                                            |  |
| 20 | OUTR+   | 0   | Positive pin for differential speaker amplifier output R                                                                                                                                                                                                                     |  |
| 21 | OUTR-   | 0   | Negative pin for differential speaker amplifier output R                                                                                                                                                                                                                     |  |
| 22 | BSBRPR- | BST | Connection point for the OUTR- bootstrap capacitor, which is used to create a power supply for the high-side gate drive for OUTR-                                                                                                                                            |  |
| 23 | PGND    | G   | Ground for power device circuitry (NOTE: This terminal should be<br>connected to the system ground)                                                                                                                                                                          |  |
| 24 | BSTRPL- | BST | Connection point for the OUTL- bootstrap capacitor, which is used to create a power supply for the high-side gate drive for OUTL-                                                                                                                                            |  |
| 25 | OUTL-   | 0   | Negative pin for differential speaker amplifier output L                                                                                                                                                                                                                     |  |
| 26 | OUTL+   | 0   | Positive pin for differential speaker amplifier output L                                                                                                                                                                                                                     |  |
| 27 | BSBRPL+ | BST | Connection point for the OUTL+ bootstrap capacitor, which is used to create a power supply for the high-side gate drive for OUTL                                                                                                                                             |  |
| 28 | PVDDL   | Р   |                                                                                                                                                                                                                                                                              |  |
| 29 | PVDDL   | Р   | Power Supply for internal power circuitry of Channel L                                                                                                                                                                                                                       |  |
| 30 | PVDDL   | Р   |                                                                                                                                                                                                                                                                              |  |
| 32 | GVDD    | 0   | Voltage regulator derived from PVDD supply (NOTE: This pin is provided<br>as a connection point for filtering capacitors for this supply and must not be<br>used to power any external circuitry)                                                                            |  |
| 34 | ANA_REG | Р   | Voltage regulator derived from AVDD supply (NOTE: This terminal is<br>provided as a connection point for filtering capacitors for this supply and<br>must not be used to power any external circuitry)                                                                       |  |
| 36 | ANA_REF | Р   | Connection point for internal reference used by ANA_REG filter capacitors.<br>And connect to system GND.                                                                                                                                                                     |  |
| ÈP | PGND    | G   | Provides both electrical and thermal connection from the device to the<br>board. A matching ground pad must be provided on the PCB and the<br>device connected to it via solder. For proper electrical operation, this<br>ground pad must be connected to the system ground. |  |

Chille Harrison Harri

Cht to MIA



## ORDERING INFORMATION

| Ordering Number | Package Type | Marking                         | Operating Temperature<br>Range | MOQ/Shipping Package    |
|-----------------|--------------|---------------------------------|--------------------------------|-------------------------|
| HT660CBSQER     | QFN36L-6×6   | HT660sq<br>YYYMAAB <sup>1</sup> | -25℃~85℃                       | Tape and Reel / 2500pcs |

#### **Ordering Number**



1. TO MAR

The stand